日韩免费一级毛片在线观看-中文日韩亚洲综合-欧美系列日韩另类-欧美激情极品日韩-午夜日韩爱爱毛片视频免费看-欧美日韩一区免费观看-欧美日韩欧美黄色三级

Various forms of frequency-based FPGA Design and Implementation

Crossover is the basic design of digital system circuit, according to different design of Xu Yao, we will encounter even frequency, odd-frequency, frequency and half-integer points, Youshiyaoqiu such duty, sometimes requires Fei and other Zhankong Bi . In the same design sometimes requires various forms of frequency. Usually cascaded counter or counters to create various forms of frequency and even the odd non-duty-cycle frequency, etc., to achieve relatively simple. But on the other semi-integer frequency and duty cycle of odd frequency is more difficult to achieve. In this paper, VHDL hardware description language, through the Quartus Ⅱ 3.0 development platform, using Altera's FPGA, designed a way to meet the demands of the more common divider.

1, circuit design

Half-integer divider using FPGA implementation, you can use the following method: Design of a model N of the counter, and then design a pulse less circuit, each net of a pulse to two pulses can achieve frequency division factor of N-0.5 sub-frequency device. Deducted from the pulse circuit XOR gate and a 2-divider constituted. Half-integer divider of the design based on the principle of XOR gate plus an enable control signal, through the XOR gate and the counter counts the value of the control of the state, to achieve the same frequency forms a complete circuit, as shown 1 shows.

Various forms of frequency-based FPGA Design and Implementation

Second, VHDL language to achieve

Can be achieved is through the design of a frequency of 8.5 points, and so the duty cycle of 17 minutes frequency, 2,4,8,16,32 frequency and duty cycle of 1:8 and 4:5 frequency division and other 9 form of frequency divider, to introduce the common divider of the FPGA.

Figure 1 shows the circuit schematic can see, with a divider enabled by the end of the XOR gates, counters and a two-mode N divider composed of D flip-flop to use this design to the completion of two functions of frequency, Implementation is: will trigger the Q output fed back against the input D, a count of the counter output as the D flip-flop clock input. Each functional module VHDL language is as follows.

1. Implementation of N counter module
Counter used in the general design, we can call the lpm library counter module can also be used to design a model VHDL language own N counter. This design uses VHDL language to design a maximum modulus value of 16 counters. Input port: enable signal en, reset signals and clock signal clr clk; output port: qa, qb, qc, qd. Brief description of the VHDL language.

2. With enable control of the realization of XOR gates

Input is: xor_en: XOR enabled, a and b: different or input; output is: c: XOR output. When xor_en is high, c output a and b of different or value. When xor_en is low when, c output signal b. The VHDL language slightly.

3.2 frequency (trigger) the realization of

Inputs are: the clock signal clk, input signal d; output is: q: output signal a, q1: output signal a counter. The VHDL language slightly.

4. Divider implementation

This design uses a hierarchical design approach, Design and Implementation of the first divider circuit composed of circuit elements each, then the method of component cases, call the components, to achieve the divider. The VHDL language slightly.

3, simulation results and test hardware

The purpose of this design is the versatility and simplicity, as long as the program is modified, the frequency can be realized in various forms.

1. Frequency and so on to achieve 8.5 duty cycle of 17 frequency

As long as the above procedure, called the counter module port qa, qb, qc match for the open state, you can also set xor_en is high. Seen from the report compiled a total of 8 logic cells occupied (logic elements), the simulation waveform shown in Figure 2 to 4.

Various forms of frequency-based FPGA Design and Implementation of plans

Figure 2

Various forms of frequency-based FPGA Design and Implementation

Figure 3

Various forms of frequency-based FPGA Design and Implementation

Figure 4

The figure qxiao and clk waveform can be seen every 8.5 clock cycles, qxiao signal produces a rising edge to achieve the frequency sub-band coefficient is 8.5, while qzheng side by 17 points and so the duty cycle frequency . Set clk to 170MHz, the qxiao output is 20MHz, qzheng output is 10MHz.

2. To achieve a duty cycle of 1:8 and 4:5 frequency division 9

As long as the procedure xor_en set low duty cycle can be output in qxiao 9 points for the 1:8 frequency signal; in qzheng2 output duty cycle of 4:5 frequency signal 9. Similarly, only 8 logic elements (logic elements). Simulation waveforms are as follows.

3. Realization of 2,4,8,16 and 32 minutes duty cycle frequency

As long as the proceedings xor_en set to low, while the maximum count of the counter module can be set to 16. Simulation waveforms are as follows.

Thus, the counter counts the slightest change in state value of XOR gates, gating control, you can achieve these various forms of frequency. The design of Altera Corporation in the form EP1K50QC208-3 test platform tested and good performance.

Conclusion

We are in the design of analog radar pulse signals and development of spread spectrum with the FPGA chip is used when the frequency of the various forms of scoring. This paper presents a development for FPGA, the required frequency of the realization of a variety of methods, if the frequency required in the form of design more, you can directly use the design altered slightly by the program to meet the requirements of their own design . If the design requires less frequency form, you can use some of the design process to save resources.

Declined comment

四虎论坛| 超级乱淫伦动漫| 一级片片| 日韩中文字幕一区| 日韩中文字幕在线播放| 你懂的国产精品| 国产精品自拍在线观看| 精品国产亚洲人成在线| 黄视频网站免费观看| 日韩专区第一页| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 99久久视频| 国产一级强片在线观看| 日本特黄一级| 国产亚洲免费观看| 日韩中文字幕在线播放| 免费国产在线观看不卡| 日韩在线观看免费完整版视频| 亚洲精品中文一区不卡| 国产欧美精品| 可以免费看污视频的网站| 国产极品精频在线观看| 99久久精品国产高清一区二区| 四虎论坛| 精品国产三级a∨在线观看| 日韩欧美一及在线播放| 日韩专区第一页| 精品国产一区二区三区久| 日韩在线观看免费| 日本免费看视频| 欧美国产日韩一区二区三区| 国产一区二区精品久久91| 黄视频网站免费观看| 免费国产在线视频| 九九九网站| 日本在线播放一区| 欧美一级视频高清片| 成人高清视频在线观看| 在线观看成人网| 美女被草网站| 天天做人人爱夜夜爽2020毛片| 国产不卡在线观看视频| 四虎论坛| 美女免费毛片| 成人免费观看视频| 久久精品店| 日本特黄特黄aaaaa大片| 九九久久国产精品大片| 国产麻豆精品免费密入口| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 成人高清视频免费观看| 免费国产在线视频| 日本特黄一级| a级毛片免费全部播放| 成人免费观看男女羞羞视频| 中文字幕一区二区三区精彩视频| 国产伦精品一区三区视频| 成人免费观看的视频黄页| 国产91丝袜在线播放0| 欧美激情伊人| 久久福利影视| 香蕉视频一级| 欧美激情一区二区三区在线播放| 欧美α片无限看在线观看免费| 四虎影视库| 国产视频一区在线| 日本伦理片网站| 人人干人人插| 日韩专区一区| 国产一区二区精品在线观看| 色综合久久天天综合绕观看| 国产一级强片在线观看| 国产国语在线播放视频| 欧美国产日韩一区二区三区| 成人免费福利片在线观看| 欧美国产日韩久久久| 精品在线观看一区| 精品视频一区二区三区免费| 国产不卡在线观看| 精品国产三级a| 国产一级强片在线观看| 日韩在线观看视频免费| 中文字幕一区二区三区精彩视频| 韩国毛片免费| 国产福利免费观看| 欧美一区二区三区在线观看| 久久精品免视看国产成人2021| 午夜欧美成人久久久久久| 亚洲精品久久久中文字| 成人免费网站视频ww| 深夜做爰性大片中文| 韩国毛片免费大片| 免费国产在线观看不卡| 日韩字幕在线| 日韩av成人| 精品视频一区二区三区| 亚洲爆爽| 韩国三级视频网站| 日韩一级黄色片| 成人a大片高清在线观看| a级精品九九九大片免费看| 精品视频在线看 | 国产伦久视频免费观看视频| 一本高清在线| 免费的黄色小视频| 精品久久久久久中文字幕一区| 国产视频一区二区在线播放| 一级片片| 日韩中文字幕在线播放| 美女免费黄网站| 欧美a级片免费看| 美女免费毛片| 国产视频久久久| 国产伦精品一区二区三区无广告| 国产极品精频在线观看| 精品久久久久久免费影院| 精品国产一区二区三区久久久狼 | 免费国产在线观看| 一a一级片| 国产网站免费视频| 天天色色色| 国产亚洲精品aaa大片| 九九精品久久| 久久成人性色生活片| 黄色免费网站在线| 精品视频免费在线| 国产美女在线观看| 精品视频免费观看| a级毛片免费观看网站| 可以免费在线看黄的网站| 亚洲爆爽| 久久精品店| 黄视频网站在线观看| 亚欧成人乱码一区二区| 日本在线不卡视频| 91麻豆国产级在线| 精品美女| 91麻豆国产| 九九精品在线播放| 日本免费区| 99热精品在线| 国产麻豆精品| 久久精品成人一区二区三区| 91麻豆国产级在线| a级精品九九九大片免费看| 色综合久久天天综合| 可以免费看污视频的网站| 精品国产一区二区三区精东影业| 亚洲 欧美 91| 可以免费看污视频的网站| 国产极品白嫩美女在线观看看| 精品久久久久久综合网| a级黄色毛片免费播放视频| 亚洲天堂免费观看| 欧美爱色| 国产视频一区二区三区四区| 亚洲 欧美 成人日韩| 欧美大片aaaa一级毛片| 国产网站免费在线观看| 999精品视频在线| 午夜在线亚洲| 青青久久精品| 天天色成人| 日韩免费在线观看视频| 日日日夜夜操| 成人免费观看的视频黄页| 国产高清视频免费观看| 国产美女在线一区二区三区| 精品美女| 久久99中文字幕| 黄视频网站免费观看| 美女免费精品高清毛片在线视| 国产精品12| 欧美激情一区二区三区视频| 国产伦精品一区三区视频| 精品国产亚洲一区二区三区| 99色吧| 成人免费观看男女羞羞视频| 人人干人人草| 国产91精品系列在线观看| 一本高清在线| 一级女性全黄久久生活片| 午夜在线亚洲| 久久国产精品自由自在| 日本伦理网站| 四虎论坛| 91麻豆精品国产片在线观看| 国产国语在线播放视频| 国产国语在线播放视频| 久久99这里只有精品国产| 欧美日本免费| 好男人天堂网 久久精品国产这里是免费 国产精品成人一区二区 男人天堂网2021 男人的天堂在线观看 丁香六月综合激情 | 国产高清视频免费| 欧美激情一区二区三区视频 | 四虎论坛| 欧美激情一区二区三区中文字幕| 午夜在线影院| 日韩专区在线播放| 沈樵在线观看福利| 精品国产一区二区三区久久久狼 |