日韩免费一级毛片在线观看-中文日韩亚洲综合-欧美系列日韩另类-欧美激情极品日韩-午夜日韩爱爱毛片视频免费看-欧美日韩一区免费观看-欧美日韩欧美黄色三级

FPGA-based implementation of the fractional divider

Frequency synthesis is an important component of modern communications systems, he has a high stability and high accuracy reference frequency, after four operations produce the same degree of stability and the frequency of reference. Crossover is the most basic IC is also the most commonly used circuits. Integer frequency divider to achieve relatively simple, can use standard counters or programmable logic device design and implementation. However, in some cases, the clock source and not a multiple of the desired frequency relationship between the fractional divider can be used at this time divide. In this paper, the hardware description language design VerilogHDL way through ModelSimSE simulation software development, design FPGA-based dual-mode pre-decimal divider. With the development of ultra large scale integrated circuits using FPGA fractional synthesis technology to solve a single-loop digital frequency synthesizer phase of high frequency and small frequency interval between the conflicts.

1 Principle of dual-mode pre-fractional

Fractional divider implementation methods, but the same basic principle, that is, in a number of frequency cycles to take a certain approach allows certain period Multi meter a few dollars or less, counting cycle in the whole meaning of the overall average obtain a fractional frequency ratio, frequency setting to be the ratio of the fractional K, K can be expressed as:

FPGA-based implementation of the fractional divider

Type in: n, N, X are positive integers; n is the number of bits to X, that K has n decimal places. On the other hand, frequency division ratio can also be written:

FPGA-based implementation of the fractional divider

The formula: M is the number of input pulse divider; P for the output pulses.

FPGA-based implementation of the fractional divider

So P = 10n, then:

FPGA-based implementation of the fractional divider

These are the fractional divider of a realization that the N divider during 10n times when trying to multi-input X pulses.

2 circuit

Each cycle frequency N +10- nX, the circuit mode pre-decimal divider circuit by the ÷ N / N +1 divider mode, control counters and control logic of three parts. When a point level to 1, to ÷ N frequency; When a point level for the 0 to ÷ N +1 divider. Appropriate design control logic, so that the 10n divider sub-frequency cycle, with X times to ÷ N +1 frequency, so that when the output from the fo 10n a pulse, in fi, enter the X. (N +1) + (10n-X). N pulses, which is 10n.N + X pulses, the principle shown in Figure 1.

FPGA-based implementation of the fractional divider

3 Fractional Divider of Verilog-HDL design

Is through? Had to design a frequency divider factor of 8.7 to give the language used to design digital logic circuits VerilogHDL the general design. Used here ÷ 8 / 9 dual-modulus prescaler, in accordance with the preceding analysis, can be counted by the counter 3 times 8 frequency do first, then do 7 9 frequency, average frequency factor can be 8.7. As the switching frequency from N to N +1 N +1 frequency division and frequency division from the switch to the N frequency will increase over time to produce a phase shift, if a simple first 8 minutes, 3 times frequency of 9 points after 7 do will have a huge frequency phase fluctuations. Taking into account the fractional divider to divide many times 8 and 9 at frequency, then try to mix the two kinds of uniform frequency, this "uniform" is accomplished through the counter, where only a small number of discussions situation, the following brief this mixed approach:

Once for each frequency, frequency count is 10 minus the coefficient of fractional part, cumulative count of all times. If the cumulative result of less than 10, then for N +1 frequency, if more than 10 or equal to 10, while for N frequency. The case count was (10-7) = 3, 3 times before cumulative results are less than 10, so 9 frequency, cumulative results of the fourth 12, the cumulative results after removing 10 bits into 2 , same time 8 minutes frequency, Table 1 shows the frequency of the crossover process.

If the frequency factor for the two after the decimal, then use the 100 minus the fractional part of frequency coefficients. Using VerilogHDL design ÷ 8 / 9 prescaler dual description of procedures are as follows:

FPGA-based implementation of the fractional divider

4 Waveform Simulation

Above ÷ 8 / 9 dual-modulus prescaler ModelSim compiled by a description of procedures, timing simulation, the received waveform shown in Figure 2.

FPGA-based implementation of the fractional divider

Can be seen from Figure 2, when reset to 0, the divider reset, when a is 1, for 8 minutes frequency, when a is 0 to 9, then divide.

FPGA-based implementation of the fractional divider

Shown in Figure 3, the first three clocks, a value of 0, then the frequency to 9 points, followed by a clock a 1, for 8 minutes frequency, after the two pulses, but also for 9 frequency, time after 8, frequency, and then twice a 9 frequency, culminating in a frequency of 8 points.

5 circuit

FPGA Field Programmable Gate Array (FieldProgrammableGateArray) in the 20th century emerged in the mid 80's high-density programmable logic devices. FPGA and its software is the latest development of digital circuit technology. He used the EDA technology to circuit schematics, hardware description language, the form of state machine logic input design; he provides functional simulation, timing simulation and other simulation tools, in the functional simulation and timing simulation and satisfy the request, after a series of transformations, convert the input logic FPGA device programming files, in order to achieve specific integrated circuit. This design uses Xilinx Introduces the 90nm process manufacturing field programmable gate array Spartan-3 to design fractional divider, the volume decreases, more reliable.

6 Conclusion

Frequency divider design using pre-decimal divider, fractional divider counter the impact of controlled precision, when n is 100, the fractional precision of 1 / 100; when the n value of 1000 , fractional precision of 1 / 1000; and so forth. FPGA hardware resources are quite rich, so you can use the FPGA design high-precision decimal divider. Formed using FPGA digital frequency synthesizer, frequency of single-loop phase over 100MHz, resolution up to 10-6. Fractional divider that has been widely used, for example, the line image acquisition system frequency and column frequency design, it can be applied to the divider circuit as a clock generator.

Declined comment

日韩男人天堂| 精品在线免费播放| 麻豆系列国产剧在线观看| 九九精品久久久久久久久| 天天做日日干| 九九久久99| 免费的黄色小视频| 国产不卡在线观看| 国产亚洲精品成人a在线| 精品视频在线观看一区二区| 日韩专区亚洲综合久久| 久久国产影院| 深夜做爰性大片中文| 韩国毛片| 九九九在线视频| 欧美国产日韩一区二区三区| 日韩在线观看免费完整版视频| 成人免费网站久久久| 成人免费高清视频| 香蕉视频三级| 精品视频在线看| 国产高清视频免费观看| 日韩免费片| 国产网站免费观看| 韩国三级视频在线观看| 黄色免费三级| 日韩专区亚洲综合久久| 成人影院久久久久久影院| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 国产网站免费在线观看| 台湾美女古装一级毛片| 午夜在线影院| 亚洲 男人 天堂| 九九干| 成人免费观看男女羞羞视频| 香蕉视频亚洲一级| 亚洲wwwwww| 国产麻豆精品高清在线播放| 亚久久伊人精品青青草原2020| 天天做人人爱夜夜爽2020毛片| 天天做日日干| 国产一区二区高清视频| 亚洲第一视频在线播放| 日韩在线观看网站| 国产欧美精品| 99久久精品费精品国产一区二区| 中文字幕97| 麻豆网站在线看| 国产视频在线免费观看| 久久精品成人一区二区三区| 深夜做爰性大片中文| 色综合久久久久综合体桃花网| 精品国产一区二区三区精东影业| 欧美激情一区二区三区视频 | 久久国产精品只做精品| 亚洲精品影院| 久久国产精品只做精品| 国产一区二区福利久久| 你懂的福利视频| 精品久久久久久影院免费| 精品国产香蕉在线播出 | 国产成人精品综合在线| 国产一区二区精品| 成人a大片高清在线观看| 国产国语在线播放视频| 国产成人欧美一区二区三区的| 欧美18性精品| 国产美女在线观看| 精品美女| 欧美激情一区二区三区在线播放| 成人a大片高清在线观看| 91麻豆国产| 精品国产一级毛片| 国产一区二区精品久久91| 精品国产一级毛片| 国产一区二区精品久久91| 99热热久久| 黄视频网站在线免费观看| 国产精品1024永久免费视频 | 国产不卡高清在线观看视频| 中文字幕一区二区三区精彩视频| 日韩字幕在线| 欧美18性精品| 国产麻豆精品高清在线播放| 精品视频在线看| 日本在线www| 国产一区二区精品久久91| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 精品视频免费看| 深夜做爰性大片中文| 欧美激情一区二区三区在线| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 高清一级片| 国产精品123| 国产伦理精品| 亚洲 激情| 欧美激情一区二区三区视频| 成人免费一级纶理片| 久草免费资源| 91麻豆国产| 精品国产三级a| 日韩欧美一及在线播放| 精品毛片视频| 日本免费乱人伦在线观看 | 国产91精品一区| 精品国产亚洲人成在线| 四虎久久精品国产| 久久国产精品永久免费网站| 深夜做爰性大片中文| 国产国语在线播放视频| 精品视频在线观看视频免费视频| 91麻豆精品国产自产在线观看一区 | 亚洲精品影院| 日本在线不卡视频| 91麻豆精品国产片在线观看| 国产麻豆精品hdvideoss| 国产精品自拍在线观看| 亚洲女人国产香蕉久久精品 | 欧美a免费| 国产伦理精品| 青青青草影院| 国产高清视频免费观看| 国产成人女人在线视频观看| 成人免费观看男女羞羞视频| 四虎影视精品永久免费网站| a级毛片免费全部播放| 91麻豆精品国产自产在线| 色综合久久手机在线| 91麻豆精品国产高清在线| 国产一区精品| 九九精品久久| 国产不卡精品一区二区三区| 久久久成人网| 韩国三级视频在线观看| 精品视频免费看| 韩国三级香港三级日本三级la| 亚洲天堂在线播放| 亚飞与亚基在线观看| 中文字幕一区二区三区 精品| 久久国产影院| 99热视热频这里只有精品| 日韩中文字幕一区| 四虎影视库国产精品一区| 你懂的在线观看视频| 超级乱淫黄漫画免费| 欧美另类videosbestsex视频| 日本在线不卡免费视频一区| 日韩av东京社区男人的天堂| 日韩免费片| 久久成人性色生活片| 麻豆网站在线看| 香蕉视频亚洲一级| 天天色色网| 精品国产亚洲人成在线| 亚洲爆爽| 精品国产一区二区三区久| 国产精品1024永久免费视频| 四虎影视库| 久草免费在线观看| 国产高清在线精品一区二区 | 九九热国产视频| 久久久成人网| 久久国产精品自由自在| 欧美激情影院| 欧美爱色| 成人在激情在线视频| 91麻豆精品国产片在线观看| a级毛片免费全部播放| 二级片在线观看| 国产视频网站在线观看| 天天做日日爱| 精品国产三级a| 中文字幕一区二区三区 精品| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 好男人天堂网 久久精品国产这里是免费 国产精品成人一区二区 男人天堂网2021 男人的天堂在线观看 丁香六月综合激情 | 九九久久99综合一区二区| 久草免费在线观看| 亚洲 国产精品 日韩| 日本久久久久久久 97久久精品一区二区三区 狠狠色噜噜狠狠狠狠97 日日干综合 五月天婷婷在线观看高清 九色福利视频 | 亚欧视频在线| 午夜在线观看视频免费 成人| 高清一级毛片一本到免费观看| 国产亚洲精品aaa大片| 国产伦精品一区三区视频| 你懂的日韩| 日本在线www| 国产精品1024永久免费视频| 欧美夜夜骑 青草视频在线观看完整版 久久精品99无色码中文字幕 欧美日韩一区二区在线观看视频 欧美中文字幕在线视频 www.99精品 香蕉视频久久 | 国产麻豆精品| 尤物视频网站在线| 成人高清视频免费观看| 九九热国产视频| 日韩专区第一页| 亚欧成人乱码一区二区| 黄色福利片| 一级女性全黄生活片免费| 国产伦精品一区二区三区无广告| 国产原创中文字幕| 国产伦理精品| 国产视频一区在线|